

Journal of Electrical and Computer Engineering Innovations (JECEI) Journal homepage: http://www.jecei.sru.ac.ir

**Research paper** 

### Performance Analysis of Reversible Sequential Circuits Based on **Carbon NanoTube Field Effect Transistors (CNTFETs)**

### M. Shaveisi<sup>\*</sup>, A. Rezaei

Department of Electrical Engineering, Kermanshah University of Technology, Kermanshah, Iran.

| Article Info                                                                                                                               | Extended Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Article History:<br>Received 22 August 2017<br>Revised 28 February 2018<br>Accepted 30 May 2018                                            | <b>Background and Objectives:</b> This study presents the importance of reversible logic in designing of high performance and low power consumption digital circuits. In our research, the various forms of sequential reversible circuits such as D, T, SR and JK flip-flops are investigated based on carbon nanotube field-effect transistors.                                                                                                                                                                                                                                                                                                                                                                                                 |
| <b>Keywords:</b><br>Reversible Logic<br>Sequential Circuit<br>Carbon Nanotube Field Effect<br>Transistor<br>Flip-Flop<br>Power Consumption | <ul> <li>Methods: By simultaneous using of the reversible logic gates and carbon nanotube transistors in implementation of various flip-flops and introducing suitable transistor circuits of conventional reversible gates, all reversible flip-flops are simulated in two voltages, 0.3 and 0.5 Volt. The Hspice_H-2013.03-SP2 software is used to simulate these circuits using the 32nm CNTFET technology (the standard Stanford spice model).</li> <li>Results: The simulation results indicate a significant reduction in the average power consumption of D, T, SR and JK flip-flops, respectively about 99.98%, 82.79%, 60.46%, and 81.53%.</li> <li>Conclusion: Our results show that the proposed structures have achieved a</li> </ul> |
| <sup>*</sup> Corresponding Author's Email<br>Address:<br>Maryam.shavisi.91@gmail.com                                                       | high performance in terms of average power consumption and PDP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ntroduction                                                                                                                                | which the processing takes place [1]. In 1973, Bennet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### In

Nowadays, a major problem in the design of large-scale integrated circuits is jointly reduction the power consumption and energy dissipation. In the early 1960s, R. Landauer with the emphasis on the topics of thermodynamics showed that the design of digital circuits using conventional logic known as irreversible logic, causes unwanted loss of electrical energy in the circuit. The reason is that in circuits designed by irreversible logic, the number of circuit inputs is greater than the number of outputs. So, a number of bits containing information are lost during processing and their electrical energy will be released as heat energy. He also proved that the amount of heat generated by the loss of a bit information during processing is measurable by K. T. ln2, where K is Boltzmann's constant and T is the absolute temperature of the environment (in Kelvin) in proved that in order to avoid energy dissipation in digital circuits, the processes should be reversible [2]. On the other hand, given that reducing the scale in CMOS technology is lead to power dissipation, so carbon nanotube field effect transistors are a great option for reducing the size and development of new structures. They have advantages such as transmission ballistic, high mobility, and low power consumption. Therefore, much research has focused on the use of these transistors in the design of the different electronic circuits.

So far, many studies have been done to investigate and introduce reversible gates, in [3] the authors presented a T flip-flop for design of synchronous and non-synchronous digital counters by using the RM reversible gate. Their aim was to optimize the number of reversible gates, delay, quantum cost, and the number

of garbage outputs. As well as, in [4] the authors presented a variety type of reversible flip-flops. Then, they provided a shift register with optimal values of delay, quantum cost and garbage output. In [5], the authors implemented a new T flip-flop design with using of a reversible "SG" gate and a Feynman gate to reduce the power consumption. Then, they presented a reversible non-synchronous counter. In [6], the authors reviewed the commonly reversible gates, they introduced a new reversible gate and designed several examples of D, T, SR, and JK flip-flops by reducing the number of reversible gates, quantum cost and garbage output. In [7], the authors were able to earn better results in terms of quantum cost and the number of garbage outputs by improving the direct feedback method and the use of successive reversible flip-flops. Due to the advantage of using carbon nanotube transistors in design of digital circuits, in [8], the authors used carbon nanotube transistors to implement several circuits such as an inverter gate, 2:1 and 8:1 multiplexers, as well as 1:2 and 1:8 de-multiplexers and compared the results to that of CMOS technology, which show significant improvements in power consumption and delay time. In [9], the authors studied CNTFET and CMOS transistors in 32nm technology for flip-flop circuit design. Then, a new D flip-flop was presented which is used in memory ICs with a carbon nanotube field effect transistor. The results of the simulation showed a CNTFET technology can be a desirable substitute for traditional technology because it has higher speed and lower power dissipation. In [10], the authors presented a design and analysis of CNTFET-based negative edge triggered D flip-flop (DFF) using a pass transistor logic style with single clock phase including reset function. The simulation results show that the proposed DFFbased gray counter and linear feedback shift register (LFSR), as applicative examples of the proposed DFF, have achieved respectively 96% and 97% performance improvement over CMOS designs in terms of power delay product (PDP). In [11], the authors introduced an analysis of low power consumption, positive edge triggered D flip-flop made using CNTFETs and in sleep transistor configuration. The reported circuit has less power dissipation and can be used efficiently with low power circuitry. In [12], the authors reported two CNTFET-based D flip-flop in 32nm CNTFET technology. Flip-flops are simulated with an operating voltage of 1 Volt. The results showed that the second design improves both delay and power consumption 44% and 29%, respectively in comparison with the other CNTFETbased D flip-flop circuits. In [13], the authors presented three different designs of D-latch. The simulation results showed that by using carbon nanotube field effect transistors they have achieved a significant improvement in delay, power and power delay product. The performance of the proposed circuits has been evaluated in different voltages (0.6, 0. 8, 1, 1.2 and 1.6 v). In this paper, we try to show the importance and performance analysis of CNTFET-based reversible logic circuits. For this reason, due to the importance of flipflops in designing various sequential circuits, we have examined reversible D, T, SR and JK flip-flops. In our study, all structures are simulated with the lowest amount of supply voltage compared to the other works. The simulations confirm the considerable improvement in the proposed structures in terms of the power consumption, delay and PDP. The rest of this paper organized as follows: Section 2 describes a brief description of CNTFETs. Section 3 introduces reversible gates and designs suitable transistor circuits for the implementation of reversible Feynman, Fredkin and Peres gates by using carbon nanotube transistors. In Section 4, we first discuss the flip-flops which are the main elements in the design of the sequential circuits. Then, we introduce the implementation of different types of flip-flops by using reversible gates. At the end, the results are expressed in two parts. In the first part, the performance table of the reversible gates and in the second part, the simulation results of the proposed reversible flip-flops are presented.

# The Structure of Transistors Based on Carbon Nanotube

The wonderful electronic properties of transistors based on carbon nanotubes make them the potential candidates for future integrated circuits. The main difference between carbon nanotube field effect transistor (CNTFET) and Si-CMOS is the shape of their channels. In CNTFETs, a single walled carbon nanotube (SWCNT) is used.

The single-walled nanotubes consist of hollow cylinders in which carbon atoms are arranged in a hexagonal network. With the goal of visualization, it is better to say that single-walled nanotubes is a graphene sheet which converted into a tube shape. In Fig. 1, a carbon nanotube field effect transistor is shown with its main parameters. The single-wall nanotube strip structure can also be described using a chiral vector [14]:

$$C = na_1 + ma_2 \tag{1}$$

where *n* and *m* are integers that show the chirality of the nanotube,  $a_1$  and  $a_2$  are constant vectors of the graphene network. The values of *n* and *m* denote the properties of carbon nanotubes, with semiconducting or metallic properties. So that if n = m or n - m = 3i, *i* is the correct value, the carbon nanotube has a metallic property and if  $n - m \neq 3i$ , the carbon nanotube has a semiconductor property [14].



Fig. 1: Carbon nanotubes field effect transistor.

For a single-walled carbon nanotube, the diameter is obtained according to the chiral vector from the following equation [15]:

$$D_{CNT} = \frac{\sqrt{3}a_0}{\pi} \sqrt{n^2 + nm + m^2}$$
(2)

where  $a_0 = 0.142nm$  is an atomic distance between each carbon atom and other adjacent atoms. In semiconducting nanotubes, semiconducting properties of carbon nanotube with its diameter has an inverse relationship, which is the relationship between the two in the following equation [14]:

$$E_s \propto \frac{0.8ev}{d(nm)} \tag{3}$$

 $E_{\rm g}$  Is the energy gap for a carbon nanotube depending on the CNT diameter due to its semi-conductivity. The minimum essential voltage for ON state of a transistor that called threshold voltage, due to the intrinsic nature of the channel and the presence Fermi level in the middle of the barrier, is half the energy gap [14]:

$$V_{th} = \frac{\sqrt{3}a_0}{3e \times d} v_{\pi} \tag{4}$$

here,  $v_{\pi}$  is the bond energy of carbon atoms, e is the electric charge of an electron and d is the diameter of carbon nanotube.

#### **Reversible Logic Gates and Circuits**

A logical gate is called reversible if and only if there is a peer-to-peer relation between its input and output vectors whereas the number of inputs and outputs is the same [16]. In order to construct a reversible circuit, reversible gates (RGs) should be used. The design of an optimal reversible circuit should be done with the goal of reducing the number of constant inputs, the number of garbage outputs, the number of reversible gates and the quantum cost of this gate. Inputs that are added to a function for constructing it as a reversible gate are called constant inputs (CIs) and the outputs that will not be used in any other computational operation within the circuit are called garbage outputs (GOs). The number of reversible gates that used in a reversible circuit is called the number of gates, these gates are assigned to obtain the expected results in the proposed designs. One of the criteria for evaluation reversible circuits is quantum cost (QC). The basic reversible gates with 1×1 and 2×2 sizes have a quantum value of zero and one, respectively. These basic gates are defined in the design of a reversible gate as the quantum cost. The delay of a reversible gate is defined as the maximum number of reversible gates that are located on the input to output path [17]. In recent years, various 1×1, 2×2 and 3×3 reversible gates have been presented. 1×1 and 2×2 reversible logic gates are the foundations of quantum circuits, the V gate is the square of a NOT gate and  $V^{+}$  is the conjugate of a V gate, the V and  $V^{+}$  gates have the two inputs and two outputs. The two V gates in series mode are equivalent to the buffer gate. As well as, the  $V^+$ gates in series mode are equivalent to a NOT gate [18]. So far, many reversible gates are introduced to design low-power logic circuits. In the following, several examples of the known logical reversible gates have been investigated and reported.

#### A. Reversible Feynman Gate

The Feynman gate is a two-input and two-output (i.e., 2×2) reversible gate, which called the FG gate and is known as an uncontrolled gate. The inputs and outputs of this gate are (A, B) and (A,  $A \oplus B$ ), respectively [12]. The block diagram of the Feynman gate and its quantum structure are shown in Fig. 2. Table 1 shows the truth table of this gate and Fig. 3 shows the transistor circuit of the mentioned gate using the CNTFET transistors. In this structure, by applying different type of transistors such as PCNTFET and NCNTFET, if the inputs are A and B, then the outputs will be generated in accordance with P and Q. A similar example is provided for implementation of this gate using MOSFET transistors in reference [19]. The input and output signals related to the implementation of the reversible Feynman gate using the CNTFET transistors are also depicted in Fig. 4.



Fig. 2: The block diagram and the quantum dot display of the reversible Feynman gate.

Table 1: The truth table of the reversible feynman gate [20]

| Α | В | Ρ | Q |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 1 | 0 |



Fig. 3: Realization of transistor structure for reversible Feynman gate.



Fig. 4: The simulation result of the reversible Feynman.

#### B. Reversible Fredkin Gate

The Reversible Fredkin gate is one of the important gates that it has three inputs and three outputs (3×3). This gate has been attracting a lot of attention. Fredkin gate is a controlled gate by the control input A and is used for the displacement of two values [17], the block diagram and the quantum dot structure are illustrated in Fig. 5 and the truth table of this gate is shown in Table 2.

For implementation the transistor level of this gate, the circuit based on CNTFET transistors is proposed which shown in Fig. 6. This circuit is similar to the transistor circuit of the Feynman gate to generate the outputs. In references [19, 21], the implementation of the reversible Fredkin gate is shown using 6 and 8 transistors, respectively.

In Fig. 7, the simulation result of the implementation of this gate using CNTFET transistors is provided.



Fig. 5: Block diagram and quantum dot display of the reversible Fredkin gate.

Table 2: The truth table of the reversible fredkin gate [20]

| Α | В | С | Ρ | Q | R |
|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 0 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 | 1 | 1 |
| 1 | 0 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 1 | 0 |
| 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 | 1 |



Fig. 6: Realization of transistor structure for reversible Fredkin gate.



#### C. Reversible Peres Gate

The Peres gate (PG) is a reversible gate by three inputs and three outputs (3×3). In this structure, if the third input is zero, the third output is the logical AND of the first two inputs [17]. The block diagram and the quantum dot structure of this gate are shown in Fig. 8. The truth table and the proposed transistor circuit for this gate using CNTFETs are respectively shown in Table 3 and Fig. 9. In the reference [17], implementation of this gate is provided using MOSFET transistors. The output waveforms of this gate are shown in Fig. 10.

Finally, a summary of the main reversible gate features of Feynman, Fredkin, and Peres, is given in Table 4.



Fig. 8: The block diagram and the quantum dot representation of the reversible Peres gate.

Table 3: The truth table of the reversible peres gate [20]

| Α | В | С | Р | Q | R |
|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 0 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 | 1 | 1 |
| 1 | 0 | 0 | 1 | 1 | 0 |
| 1 | 0 | 1 | 1 | 1 | 1 |
| 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 0 | 0 |

Table 4: Comparison of the reversible feynman, fredkin, and peres gates

| Reversible Gate | Size | Quantum Cost |
|-----------------|------|--------------|
| Feynman         | 2×2  | 1            |
| Fredkin         | 3×3  | 5            |
| Peres           | 3×3  | 4            |



Fig. 9: Realization of transistor structure for reversible Peres gate.



Fig. 10: Transient analysis of the reversible Peres gate.

# Sequential Circuits Based on Reversible Logic Gates

The sequential circuit takes samples at certain moments of the output and transmits it to the other parts of the circuit. Therefore, modern computer processing will not be possible without the addition of sequential circuits. The main characteristic of the sequential circuits is that the logic systems have memory and the output of the sequential circuits is generated after a certain delay. Flip-flops are the principal blocks of digital sequential circuits and they have many uses in computers and design of communication circuits. Flipflops are used to design memory cells that can store a bit of information. In general, these circuits are divided into four main categories of D, T, SR, and JK flip-flops. In the following, we introduce these circuits and show how they are implemented in reversible logic using carbon nanotube transistors.

#### A. Reversible D -- Flip-Flop

This flip-flop has an input D and a clock signal. D-flipflop is used as a stable cell, because its data input is imported into flip-flop memory after each pulse and is kept until the next clock pulse [22]. In the D-flip-flop, if the clock is on right edge, the same value of the input D will be generated in the output. In Fig. 11, two different structures for D-flip-flop have been proposed using reversible Feynman and Fredkin gates implemented by carbon nanotube field effect transistors. The truth table for this flip-flop is given in Table 5. The comparisons of the reversible D-flip-flops are reported in Table 6.

Table 5: D-Flip-Flop performance [16]

| Clk  | D | Q         |
|------|---|-----------|
| low  | Х | No Change |
| High | 0 | 0         |
| High | 1 | 1         |



Fig. 11: a) The first proposed reversible D-flip-flop (D FF<sub>1</sub>) [11], b) The second proposed D-flip-flop (D FF<sub>2</sub>) [18].

#### B. Reversible T-Flip-Flop

This flip-flop has one input that called T and another input will be used for the clock. In this flip-flop, if T = 1, it causes a change in output, that is if the output is zero, its value is 1, and vice versa if its output is one, its value is zero [24]. The truth table for this flip-flop is presented in Table 7. As shown in Fig. 13, the T flip-flop can be created using reversible Peres and Feynman gates [25]. In this paper, the structure described in Fig. 14 is used for implementing T flip-flop using reversible gates and carbon nanotube transistors with the goal of significantly reducing the amount of power consumption.

Comparison of the main parameters of this flip-flop with the previous works is presented in Table 8.





Fig. 12: Transient analysis of the reversible D-flip-flop, a) D FF<sub>1</sub>, b) D FF<sub>2</sub>.

Table 6: Comparison of suggested D–Flip-Flop with previous works

| D-Flip-Flop            | No.  | Quantum | No.  | No.  | Delay |
|------------------------|------|---------|------|------|-------|
|                        | RGs  | Cost    | CI   | GO   |       |
| Ref. [6]               | 3    | 12      | 4    | 3    | 3     |
| Ref. [4]               | 6    | 22      | 6    | 10   | 6     |
| $DFF_1$                | 3    | 7       | 2    | 2    | 3     |
| D FF <sub>2</sub>      | 1    | 5       | 2    | 2    | 1     |
| Improvement            | -    | 41.66   | 50   | 33.3 | -     |
| (%) (D FF <sub>1</sub> |      |         |      |      |       |
| compared to            |      |         |      |      |       |
| Ref. [6])              |      |         |      |      |       |
| Improvement            | 50   | 68.18   | 66.6 | 80   | 50    |
| (%) (D FF <sub>1</sub> |      |         |      |      |       |
| compared to            |      |         |      |      |       |
| Ref. [4])              |      |         |      |      |       |
| Improvement            | 66.6 | 58.3    | 50   | 33.3 | 66.6  |
| (%) (D FF <sub>2</sub> |      |         |      |      |       |
| compared to            |      |         |      |      |       |
| Ref. [6])              |      |         |      |      |       |
| Improvement            | 83.3 | 77.27   | 66.6 | 80   | 83.3  |
| (%) (D FF <sub>2</sub> |      |         |      |      |       |
| compared to            |      |         |      |      |       |
| Ref. [4])              |      |         |      |      |       |

Table 7: T -Flip-Flop performance [26]





Fig. 13: The proposed reversible T-flip-flop.



Fig. 14: Transient analysis of the reversible T-flip-flop.

| T Flip-Flop | No.  | Quantum | No.  | No. | Delay |
|-------------|------|---------|------|-----|-------|
|             | of   | Cost    | of   | of  |       |
|             | RGs  |         | CI   | GO  |       |
| Ref. [25]   | 3    | 19      | 3    | 5   | 3     |
| Ref. [3]    | 1    | -       | 3    | 2   | 1     |
| Proposed    | 2    | 5       | 1    | 1   | 2     |
| T-FF        |      |         |      |     |       |
| Improvement | 33.3 | 73.68   | 66.6 | 80  | 33.3  |
| (%) (T-FF   |      |         |      |     |       |
| compared to |      |         |      |     |       |
| Ref. [25])  |      |         |      |     |       |
| Improvement | -    | -       | 66.6 | 50  | -     |
| (%) (T-FF   |      |         |      |     |       |
| compared to |      |         |      |     |       |
| Ref. [3])   |      |         |      |     |       |

Table 8: Comparison of suggested T–Flip-Flop with previous works

#### C. Reversible SR -Flip-Flop

The SR flip-flop has two inputs named S and R, and two outputs that are complementary of each other.

According to the Table 9, the performance of this flipflop is such that when we examine the circuit operation, if S = 1 and R = 0, it is saying that the circuit is set. That is, its output is 1. If S = 0, then the circuit remains in the set mode. But, if R = 1, it is saying that they are reset, the output at this moment is zero, and if at this moment R = 0, the circuit remains in the reset mode. Therefore, R = 0 and S = 0 in the output indicate which of the S or R last time was equal to 1. Also, if R and S are simultaneously in state 1, the circuit will be uncertain. So that in the designed flip-flop, the inputs S and R are not synchronized at the same time, this is a limitation for the SR flip-flop. Fig. 14 shows the proposed circuit for implementing SR flip-flop using the reversible gate. In this circuit, two reversible Peres gates are used for implementing SR flip-flop [25]. The result of CNFETbased flip-flop is shown in Fig. 15. In addition, Table 10 depicts the comparison between the suggested flip-flop and other similar works. It is clear that the proposed flipflop is more optimal.



Fig. 15: The proposed reversible SR-Flip-Flop

#### Table 9: SR-Flip-Flop performance [16]



Fig. 16: Transient analysis of the reversible SR- Flip-Flop.

Table 10: Comparison of suggested SR–Flip-Flop with previous works

| SR Flip-Flop            | No.<br>of<br>RGs | Quantum<br>Cost | No.<br>of Cl | No.<br>of<br>GO | Delay |
|-------------------------|------------------|-----------------|--------------|-----------------|-------|
| Ref. [4]                | 6                | 22              | 6            | 8               | 6     |
| Ref. [6]                | 3                | -               | 5            | 3               | 3     |
| Proposed                | 2                | 7               | 4            | 2               | 2     |
| T-FF                    |                  |                 |              |                 |       |
| Improvement             | 66.6             | 68.18           | 33.3         | 75              | 66.6  |
| (%) (SR-FF              |                  |                 |              |                 |       |
| compared to             |                  |                 |              |                 |       |
| Ref. [4])               |                  |                 |              |                 |       |
| Improvement             | 33.3             | -               | 20           | 33.3            | 33.3  |
| (%) (T-FF               |                  |                 |              |                 |       |
| compared to             |                  |                 |              |                 |       |
| Ref. <mark>[6]</mark> ) |                  |                 |              |                 |       |

#### D. JK -Flip-Flop

This flip-flop has two inputs, called J and K, and two outputs which are complementary to each other. In JK flip-flop, the limitations associated with the SR flip-flop are resolved and two inputs J = 1 and K = 1 are acceptable for this circuit. In this flip-flop, like the SR type, all-zero inputs (J = 0 and k = 0) have no effect on the flip-flop output state and they remain in the previous state, but if J = 1 and K = 1, the state in the output will be changed [27]. In this paper, a structure of CNFET-based JK flip-flop by using reversible Feynman and Fredkin gates (as shown in Fig. 16) is proposed [25]. Fig. 17 shows the simulation results and the truth table for the JK flip-flop to the previous work [6], in terms of the number of reversible gates, quantum cost, constant inputs, the number of garbage outputs and latency are presented in Table 12.

Table 11: JK -Flip-Flop performance [16]



Fig. 17: The proposed reversible JK-Flip-Flop.



Fig. 18: Transient analysis of the reversible JK-Flip-Flop.

| Table 12: Comparison of suggested JK–Flip-Flop with previous |  |
|--------------------------------------------------------------|--|
| works                                                        |  |

| JK Flip-Flop                                         | No.<br>of<br>RGs | Quantum<br>Cost | No.<br>of<br>Cl | No.<br>of<br>GO | Delay |
|------------------------------------------------------|------------------|-----------------|-----------------|-----------------|-------|
| Ref. [6]                                             | 5                | 25              | 3               | 4               | 5     |
| Proposed<br>JK-FF                                    | 4                | 12              | 3               | 3               | 4     |
| Improvement<br>(%) (T-FF<br>compared to<br>Ref. [6]) | 20               | 52              | -               | 25              | 20    |

#### **Simulation Results**

#### A. Analysis of the operation of the reversible Feynman, Fredkin and Peres gates

In this section, we evaluate the performance of the CNFET-based reversible Feynman, Fredkin and Peres gates. Adjustable parameters of the carbon nanotube transistors which can be used in each of the reversible gates are presented in Table 14. Also, the main design criteria of the digital circuits are reported in Table 13. The results indicate that the values of the supply voltage,

Furthermore, the number of transistors in the reversible Feynman gate is decreased about 25% compared to that for the reference [27]. In addition, the power consumption at simulation time from zero to 100 ns for the Feynman and Fredkin gates as compared to Reference [27] has been reduced 99.33% and 98.41%, respectively.

Table 13: Performance evaluation of known reversible gates

| Parameter                             | Feynman   | Fredkin   | Peres     |
|---------------------------------------|-----------|-----------|-----------|
|                                       | Gate      | Gate      | Gate      |
| Technology                            | CNTFET    | CNTFET    | CNTFET    |
| Supply Voltage (V)                    | 0.5       | 0.5       | 0.5       |
| Number of<br>Transistors              | 6         | 4         | 12        |
| Average Power<br>Consumption (W)      | 7.964e-08 | 1.490e-08 | 7.827e-07 |
| Maximum Power<br>Consumption (W)      | 1.918e-05 | 1.416e-06 | 3.176e-05 |
| Delay(Sec)                            | 2.531e-09 | 5.045e-09 | 2.525e-09 |
| PDP (J)                               | 2.016e-16 | 9.787e-17 | 1.976e-15 |
| Energy Delay Product<br>(EDP) (J×Sec) | 5.102e-25 | 4.937e-27 | 4.289e-24 |

#### B. Performance analysis of the D, T, SR and JK Flip-Flops

In this section, all flip-flops that have introduced in the previous sections have been compared with the other similar works in terms of supply voltage, the number of transistors, average power consumption, and the type of technology which is required for implementing the proposed structure and design type. The simulation results are presented in Table 15. The results indicate a significant decrease in the amount of the average power consumption. It is clear that for simulation time from zero to 100 ns, average power consumption in the first proposed reversible D flip-flop (DFF<sub>1</sub>) and the second reversible D flip-flop (DFF<sub>2</sub>) are respectively reduced 99.65% and 99.99% compared to the structures presented in [28] and [28-31]. The improvement for reversible T flip-flop and SR flip-flop compared to references [32] and [34] are 82.79% and 60.46%, respectively. Also, average power consumption for reversible JK flip-flop is reduced 81.53% compared to reference [27].

| Parameter            | Feynman gate | Fredkin gate | Peres gate | D FF <sub>1</sub> | D FF <sub>2</sub> | T-FF            | SR-FF  | JK-FF  |
|----------------------|--------------|--------------|------------|-------------------|-------------------|-----------------|--------|--------|
| V <sub>dd</sub> (V)  | 0.5          | 0.5          | 0.5        | 0.5               | 0.3               | 0.3             | 0.5    | 0.3    |
| Ν                    | 3            | 3            | 3          | 1                 | 3                 | 3               | 1      | 3      |
| L <sub>g</sub> (nm)  | 32           | 32           | 32         | 32                | 32                | 32              | 32     | 32     |
| L <sub>ss</sub> (nm) | 32           | 32           | 32         | 32                | 32                | 32              | 32     | 32     |
| L <sub>dd</sub> (nm) | 32           | 32           | 32         | 32                | 32                | 32              | 32     | 32     |
| T <sub>ox</sub> (nm) | 4            | 4            | 4          | 4                 | 4                 | 4               | 4      | 4      |
| K <sub>ox</sub>      | 16           | 4            | 16         | 4                 | 4                 | 16              | 3      | 4      |
| Pitch (nm)           | 20           | 20           | 20         | -                 | 20                | 20              | -      | 20     |
| Chiral vector        | (34,0)       | (43,0)       | (43,0)     | (173,0)           | (173,0)           | (53 <i>,</i> 0) | (73,0) | (73,0) |

Table 14: Values of adjustable CNTFET parameters for all proposed reversible structures

#### Table 15: Comparisons of various Flip-Flops circuits

| Parameter                  | Technology | Supply     | Number of   | Average Power   | PDP(j)    | Design     |
|----------------------------|------------|------------|-------------|-----------------|-----------|------------|
|                            |            | Voltage(V) | Transistors | Consumption (W) |           | Туре       |
| D-FF [28]                  | 180 nm     | 1.8        | 18          | 42.23e-06       | 1.130e-15 | Classic    |
| Pass Transistor Logic Flip | CMOS       |            |             |                 |           |            |
| Flop                       |            |            |             |                 |           |            |
| D-FF [29]                  | 45 nm      | 1.8        | 20          | 5.469e-06       | 2.83e-15  | Classic    |
| Hybrid Latch Flip Flop     | CMOS       |            |             |                 |           |            |
| D-FF [30]                  | 90 nm      | 1          | 17          | 15.95e-06       | 1.58e-12  | Classic    |
|                            | CMOS       |            |             |                 |           |            |
| D-FF [31]                  | 180 nm     | 1.8        | 16          | 2.60e-06        | 4.342e-17 | Classic    |
|                            | CMOS       |            |             |                 |           |            |
| D FF <sub>1</sub>          | CNTFET     | 0.5        | 16          | 1.445e-07       | 3.754e-16 | Reversible |
| D FF <sub>2</sub>          | CNTFET     | 0.3        | 4           | 1.305e-10       | 3.711e-19 | Reversible |
| T-FF [32]                  | Si-MOSFET  | 0.9        | 22          | 17.5e-06        | 0.878e-15 | Classic    |
| Design 1                   |            |            |             |                 |           |            |
| T-FF [32]                  | CNTFET     | 0.9        | 16          | 38.00e-06       | 0.501e-15 | Classic    |
| Design 2                   |            |            |             |                 |           |            |
| T-FF [27]                  | 0.35 um    | 1          | 24          | 2.9826e-004     | -         | Reversible |
|                            | CMOS       |            |             |                 |           |            |
| Proposed T-FF              | CNTFET     | 0.3        | 18          | 6.538e-06       | 1.659e-14 | Reversible |
| SR-FF [33]                 | 90 nm      | 1          | 28          | 16.976e-06      | -         | Classic    |
|                            | CMOS       |            |             |                 |           |            |
| SR-FF [34]                 | 45 nm      | 1.2        | 12          | 7.512e-06       | -         | Classic    |
| Clocked CMOS Flip-Flop     | CMOS       |            |             |                 |           |            |
| Proposed SR-FF             | CNTFET     | 0.5        | 24          | 2.970e-06       | 1.498e-14 | Reversible |
| JK-FF [27]                 | 45 nm      | 0.9        | 32          | 2.510e-05       | 5.02e-12  | Classic    |
| Standard CMOS              | CMOS       |            |             |                 |           |            |
| JK-FF [27]                 | 45 nm      | 0.9        | 40          | 1.343e-05       | 5.37e-12  | Classic    |
| Standard transmission-gate | CMOS       |            |             |                 |           |            |
| JK-FF [27]                 | 45 nm      | 0.9        | 16          | 1.119e-05       | 2.71e-14  | Classic    |
| Modify gate                | CMOS       |            |             |                 |           |            |
| Proposed JK-FF             | CNTFET     | 0.5        | 14          | 4.635e-06       | 1.268e-14 | Reversible |

#### Conclusion

Reducing the energy consumption of electronic chips has been one of the most important concepts in recent years.

Therefore, in this paper with the goal of achieving an optimal circuit, the use of reversible logic gate has been suggested which is a desirable solution to reach an optimal power consumption in quantum computing and Nano technology.

It is due to this fact that the reversible logic naturally prevents energy loss. On the other hand, due to that the flip-flops are the mainstay part of the original digital circuit, this paper presents the reversible Feynman, Fredkin and Peres gates based on carbon nanotube field effect transistors for the provided D, T, SR and JK flipflops.

In the proposed circuits, we tried to optimize the number of reversible gates, quantum cost, the number of constant inputs, the number of garbage outputs, delay, and the number of transistors. Moreover, the minimum occupied area can be achieved. In addition, the simulation results showed a significant reduction in the power consumption of D, T, SR and JK flip-flops, respectively about 99.98%, 82.79%, 60.46%, and 81.53%. As the results show, the simultaneous use of the reversible logic gates and carbon nanotube transistors in implementation of the proposed flip-flops could reduce the amount of power consumption.

#### **Author Contributions**

M. Shaveisi and A. Rezaei introduced the simulations. M. Shaveisi simulated the structures. A. Rezaei performed the results analysis. M. Shaveisi and A. Rezaei verified the results and prepared the manuscript.

#### Acknowledgment

The authors would like to thank the reviewers for their comments that help improve the manuscript.

#### **Conflict of Interest**

The authors express that there is no conflict of interests about the publication of this manuscript. So, the ethical issues such as plagiarism, accuracy of results and double publication have been completely observed by the authors.

#### Abbreviations

| CNTFET Ca | arbon Nanotube | <b>Field Effect Transistor</b> |
|-----------|----------------|--------------------------------|
|-----------|----------------|--------------------------------|

- LFSR Linear Feedback Shift Register
- *PDP* Power Delay Product
- CI Constant Input
- GO Garbage Output
- QC Quantum Cost

#### References

- R. Landauer, "Irreversibility and heat generation in the computing process," IBM Journal of Research and Development, 5(3): 183-191, 1961.
- [2] C. H. Bennett, "Logical reversibility of computation," IBM Journal of Research and Development, 17(6): 525-532, 1973.
- [3] R. Singh, M. K. Pandey, "Design and optimization of sequential counters using a novel reversible gate," presented at the 2016 International Conference on Computing, Communication and Automation (ICCCA), Noida, India, 2016.
- [4] H. Rohini, S. Rajashekar, P. Kumar, "Design of basic sequential circuits using reversible logic," presented at the 2016 International Conference on Electrical, Electronics, and Optimization Techniques (ICEEOT), Chennai, India, 2016.
- [5] P. Joshi, I. Sahu, "A review paper on design of an asynchronous counter using novel reversible SG gate," presented at the 2017 International Conference on Innovative Mechanisms for Industry Applications (ICIMIA), Bangalore, India, 2017.
- [6] M. A. L. Abir et al., "Design of parity preserving reversible sequential circuits," presented at the 2016 5th International Conference on Informatics, Electronics and Vision (ICIEV), Dhaka, Bangladesh, 2017.
- [7] M. H. Khan, J. E. Rice, "Improved synthesis of reversible sequential circuits," presented at the 2016 IEEE International Symposium on Circuits and Systems (ISCAS), Montreal, Canada, 2016.
- [8] P. Singh, R. Chandel, "Design and performance analysis of digital circuits using carbon nanotube transistors," presented at the 2017 International Conference on Inventive Communication and Computational Technologies (ICICCT), Coimbatore, India, 2017.
- [9] M. Kartalaeih, H. Sharifi, "Analysis and simulation of carbon nanotubes structure and application CNT on the based circuits and their introduction to a new low power delay flip flop," Journal of Scientific Research and Development, 2(4): 277-285, 2015.
- [10] S. L. Murotiya, A. Gupta., "Design and analysis of CNTFET based D-Flip-Flop," International Journal of Electronics and Communication Engineering & Technology (IJECET), 4(7): 144-149, 2013.
- [11] A. Sahai, V. Sharma, "Design of low power CNTFET based D flip flop using sleep transistor technique," International Journal of Engineering Research & Technology (IJERT), 4(4): 541-545, 2015.
- [12] M. Dadashi Gavaber, K. Manochehri Kalantari, S. Pourmozafari, "Design of high speed and low power D Flip-Flop by CNTFET technology," presented at the 3rd International Conference on Knowledge-Based Engineering and Innovation, Tehran, Iran, 2016.
- [13] N. Talebipoor, p. Keshavarzian, B. Irannejad, "Low power and high speed D-latch circuit designs based on carbon nanotube FET," International Journal of Engineering and Technology, 2(1): 12-16, 2013.
- [14] S. Lin, Y. B. Kim, F. Lombardi, "Design of a CNTFET-based SRAM cell by dual-chirality selection," IEEE Transactions on Nanotechnology, 9(1): 30-37, 2010.
- [15] M. Bagherizadeh and M. Eshghi, 'Two novel low-power and highspeed dynamic carbon nanotube full-adder cells," Nanoscale Research Letters, 6(1): 519, 2011.
- [16] A. V. Lakshmi, S. Sagadevan, "Low power implementation of sequential circuits using reversible logic gates," International Journal of Current Engineering and Technology, 4(3): 2108-2111, 2014.
- [17] M. S. Al Mamun, D. Menville, "Quantum cost optimization for reversible sequential circuit," International Journal of Advanced Computer Science and Applications, 4(12): 15-21, 2013.
- [18] M. Mohammadi, M. Eshghi, "Behavioral description of quantum V and V+ gates to design quantum logic circuits," presented at the 2008 5th International Multi-Conference on Systems, Signals and Devices, Amman, Jordan, 2008.

- [19] K. P. Raj, Y. Syamala, "Transistor level implementation of digital reversible circuits," International Journal of VLSI Design & Communication Systems, 5(6): 43-61, 2014.
- [20] G. C. Naguboina, K. Anusudha, "Design and synthesis of combinational circuits using reversible decoder in Xilinx," presented at the 2017 International Conference on Computer, Communication and Signal Processing (ICCCSP), Chennai, India, 2017.
- [21] M. Hossain, et al., "A new design technique of reversible BCD adder based on NMOS with pass transistor gates," International Journal of VLSI design & Communication Systems (VLSICS), 2(4): 15-26, 2011.
- [22] N. Srinivasan, et al., "Power reduction by clock gating technique," Procedia Technology, 21: 631-635, 2015.
- [23] H. Thapliyal, N. Ranganathan, S. Kotiyal, "Design of testable reversible sequential circuits," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 21(7): 1201-1209, 2013.
- [24] S. Ziabakhsh and M. Zoghi, "Design of a low-power highspeed t-flip-flop using the gate-diffusion input technique," in Proc. 17th Telecommunications forum TELFOR: 1470-1473, 2009. Available:
- [25] H. Thapliyal, N. Ranganathan, "Design of reversible sequential circuits optimizing quantum cost, delay, and garbage outputs," ACM Journal on Emerging Technologies in Computing Systems (JETC), 6(4): 14:1-14:31, 2010.
- [26] P. R. Yelekar, S. S. Chiwande, "Design of sequential circuit using reversible logic," presented at the IEEE-International Conference on Advances in Engineering, Science and Management (ICAESM -2012), Tamil Nadu, India, 2012.
- [27] K. Dhar, "Design of a high speed, low power synchronously clocked NOR-based JK flip-flop using modified GDI technique in 45nm technology," presented at the 2014 International Conference on Advances in Computing, Communications and Informatics (ICACCI), New Delhi, India, 2014.
- [28] A. Sengupta, P. Pande, "Comparative study of the methodologies used in low-power master–slave flip-flops," in Proc. of International Conference on Intelligent Communication, Control and Devices, 479: 127-133, 2017.
- [29] V. A. Lakshman, R. Sakthivel, "Design of high performance power efficient flip flops using transmission gates," presented at the 2016 International Conference on Circuit, Power and Computing Technologies (ICCPCT), Nagercoil, India, 2016.

- [30] A. Karimi, A. Rezai, M. M. Hajhashemkhani, "A novel design for ultra-low power pulse-triggered D-Flip-Flop with optimized leakage power," Integration, the VLSI Journal, 60: 160-166, 2018.
- [31] P. Meher, K. K. Mahapatra, "A low-power CMOS flip-flop for high performance processors," presented at the TENCON 2014-2014 IEEE Region 10 Conference, Bangkok, Thailand, 2014.
- [32] E. Abiri, M. R. Salehi, A. Darabi, "Design and simulation of lowpower and high speed T-Flip Flap with the modified gate diffusion input (GDI) technique in nano process," presented at the 2014 22nd Iranian Conference on Electrical Engineering (ICEE), Tehran, Iran, 2014.
- [33] V. Savani, N. Devashrayee, "Analysis & characterization of dual tail current based dynamic latch comparator with modified SR latch using 90nm technology," presented at the 2015 19th International Symposium on VLSI Design and Test, Ahmedabad, India, 2015.
- [34] S. E. Thomas, "Design of flip-flops for high performance VLSI applications using different CMOS technologies," International Journal of Advance Research, Ideas and Innovations in Technology, 4(1): 193-198, 2018.

#### **Biographies**



Maryam Shaveisi received the B.Sc. Degree in Communication Engineering from the Kermanshah University of Technology, Kermanshah, Iran, in 2016, and received the M.Sc. Degree in Electronics Engineering from Kermanshah University of Technology, Kermanshah, Iran, in 2018. Her research interests include designing of low-power digital aced VISI circuits

circuits and quantum-based VLSI circuits.



Abbas Rezaei Assistant Professor of Electrical Engineering in Kermanshah University of Technology. He received the B.Sc., M.Sc. and Ph.D. in Electronics Engineering from Razi University, Kermanshah, Iran, in 2005, 2009 and 2013, respectively. His current research interests include different VLSI devices based on nanotechnology, computational intelligence and RF designing.

#### Copyrights

©2020 The author(s). This is an open access article distributed under the terms of the Creative Commons Attribution (CC BY 4.0), which permits unrestricted use, distribution, and reproduction in any medium, as long as the original authors and source are cited. No permission is required from the authors or the publishers.



#### How to cite this paper:

M. Shaveisi, A. Rezaei, "Performance Analysis of Reversible Sequential Circuits Based on Carbon Nanotube Field Effect Transistors (CNTFETs)," Journal of Electrical and Computer Engineering Innovations, 6(2): 173-183, 2018. **DOI:** 10.22061/JECEI.2019.5015.183

URL: http://jecei.sru.ac.ir/article 1099.html

